“School of Computer Science”
Back to Papers HomeBack to Papers of School of Computer Science
Paper IPM / Computer Science / 11114 |
|
||||
Abstract: | |||||
In this paper, we introduce a new interconnection network, namely the necklace-hypercube, based on the binary cube with an array of processors (as a necklace of processors) attached to each two adjacent nodes of the hypercube network. Topological properties of the proposed network are studied. Some important basic operations such as optimal routing and VLSI layout in necklace-hypercubes are also addressed here. Moreover, a comparison between the necklace-hypercube and some other popular networks is conducted. The comparison is based on VLSI layout, scalability, and other static topological properties. Area-efficient VLSI layout and network scalability of the necklace-hypercube make it an attractive alternative to the well-known hypercube network topology, while keeping most of desirable properties of the hypercube.
Download TeX format |
|||||
back to top |